Energy-Efficient FinFET-Versus TFET-Based STT-MRAM Bitcells
Abstract:
This paper explores STT-MRAM bitcells based on double-barrier magnetic tunnel junctions (DMTJs) at the circuit-level, benchmarking TFET - against FinFET-based bitcells focusing on their write operation. Different bitcell configurations are tested to find optimal minimum energy design points using both technologies in a range of ultralow supply voltages. TFETs were found to be the optimal access device for supply voltages under or equal to 0.4V because of their significantly more robust behavior and lower write energy consumption, albeit higher write delays and bigger area for higher voltages.
Año de publicación:
2022
Keywords:
- FinFET
- STT-MRAM
- tunnel FET (TFET)
- double-barrier magnetic tunnel junction (DMTJ)
- Ultralow voltage
Fuente:
google
scopus
Tipo de documento:
Conference Object
Estado:
Acceso restringido
Áreas de conocimiento:
- Ingeniería electrónica
- Ciencia de materiales
Áreas temáticas:
- Física aplicada