A high-performance fully reconfigurable FPGA-based 2D convolution processor
Abstract:
This paper presents a new fully reconfigurable 2D convolver designed for FPGA-based image and video processors. The proposed architecture operates on image pixels coded with different bit resolutions and varying kernel weights avoiding power and time-consuming reconfiguration. This is made possible by using new SIMD arithmetic modules purposely designed for the new circuit. When optimized for the XILINX VIRTEX device family, the convolver presented in this work requires just 18.4 ms to perform a 5×5 convolution on a 1024×1024 8-bit pixels image and dissipates only 102.1 mW/MHz. The new circuit can be exploited in all the real-time applications in which adaptive convolutions are required and it can be realized also in many other FPGA device families. © 2004 Elsevier B.V. All rights reserved.
Año de publicación:
2005
Keywords:
- IMAGE PROCESSING
- Convolution
- Single instruction multiple data circuits
Fuente:

Tipo de documento:
Article
Estado:
Acceso restringido
Áreas de conocimiento:
- Arquitectura de computadoras
Áreas temáticas:
- Ciencias de la computación